# MENTOR-MENTEE SYSTEM TRAINING GUIDANCE



## **CONTENTS**

- 1. Purpose
- 2. Role and responsibility
- 3. Schedule
- 4. Training cycle & Definition of targeted engineer
- 5. Evaluation
- 6. Issue and Solution
- 7. Appendixes

## 1. PURPOSE

© 2015 Renesas Electronics Corporation. All rights

- To accelerate improving new engineers' skill systematically
- To develop new engineers in both technical and soft skills.
- To improve mentor's soft skill (finding fact, evaluating, visualizing problems, consensus building, coaching ...)

### TRAINING SYSTEM AT RVC

#### Structured On-the-Job Training

The most important condition to become an expert in the field
 Mentor – Mentee training

Project Internal training

Project review – Quality review





Mentor - Mentee
Training

WORK at
a Company
Renesas Technical

6 months

3 years

in Work

7 years

Seniority (logarithmic scale)

RENESAS

RENESAS CONFIDENTIAL

1 year

2 months

Training for New Engineers

Specific knowledge

## 2. ROLE & RESPONSIBILITY

| PIC                                                                    | Role                                      | Responsibility                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HR                                                                     | Organizer                                 | <ul> <li>Organize the plan and follow up MMS for all fresh engineers systematically.</li> <li>Collect the suggestion and feedback from Mentors and Mentees and Engineering Division to improve this system.</li> <li>Collect and record the result from MMS for MBO and appraisal and evaluation the improve in quality of engineers.</li> <li>Evaluate and feedback to managers for improvement</li> </ul> |
| Department/ Section/Group (Senior Manager/ Manager/ Assistant Manager) | Evaluator<br>Host in presentation<br>days | <ul> <li>Define the overall standard and target for each Department/ Section/Group</li> <li>Approve the MM program</li> <li>Evaluate the result of MMS on each stage.</li> <li>Apply result of MMS for MBO/Appraisal</li> <li>Verify and modify the content of MMS to be suitable with the development of company.</li> <li>Improve MMS</li> </ul>                                                          |
| Mentor                                                                 | Instructor                                | <ul> <li>Define target and detail training content for Mentee in line with the overall standard and target of department/section/group</li> <li>Follow up and coach Mentee during MMS</li> <li>Report, evaluate the Mentee &amp; program monthly or quarterly to supervisors</li> <li>Improve MMS</li> </ul>                                                                                                |
| Mentee                                                                 | PIC                                       | <ul> <li>Discuss with Mentor to define target for MMS</li> <li>Follow the training plan</li> <li>Report the result to Mentor monthly or quarterly</li> <li>Give feedback to improve MMS</li> </ul>                                                                                                                                                                                                          |



#### 3. PLAN SCHEDULE

#### < Standard Cycle Schedule >



#### Note:

- 1. If Mentee is assigned into new group during MMS, the Group Leader should assign new Mentor and review training program immediately to catch up with new business requirement.
- Mentors should have the high technical skills and good attitude.
   Mentees cannot be assigned as Mentors if they have not completed their Mentor-Mentee training, except for special cases approved by the company.
- 3. In case the Mentor resigns, the Assistant Manager should assign new Mentor immediately to ensure the quality of MMS and the current Mentor has to transfer all information of MMS to the new Mentor before last working day.
- 4. If Mentee has submitted resignation letter, the MMS will be closed automatically



### PRESENTATION SCHEDULE

- 1. First Presentation (at 4<sup>th</sup> month from joining RVC)
  - (1) After group assignment, Eng. Div. decides assignment of Mentors and communicate overall standard and target for each Department/Section/Group to Mentors.
  - (2) HR announces presentation schedule to related persons (Assistant Managers and above and Mentors, Mentees) and gives guidance to Mentor, Mentee.
  - (3) Mentor & Mentee decide target and training program in line with overall standard and target for the Department/Section/Group, make presentation and upload to DMS as HR guidance.
  - (4) Mentee gives presentation.
  - (5) Assistant Manager and above gives feedback to Mentor and Mentee.
- 2. Mid term Presentation (before 13th month from joining RVC)
  - (1) HR announces presentation schedule to related persons.
  - (2) Mentee makes presentation and upload to DMS as HR guidance
  - (3) Assistant Manager evaluates performance of Mentor and Mentee for Manager to review and send to HR before the presentation.
  - (4) Mentee gives presentation and Mentor gives comments.
  - (5) Assistant Manager and above gives feedback to Mentor and Mentee.
- 3. Final Presentation (before 25<sup>th</sup> month from joining RVC)
  - (1) HR announces presentation schedule to related persons.
  - (2) Mentee makes presentation and upload to DMS as HR guidance
  - (3) Assistant Manager evaluates performance of Mentor and Mentee for Manager to review and send to HR before the presentation.
  - (4) Mentee gives presentation and Mentor gives comments.
  - (5) Assistant Manager and above gives feedback to Mentor and Mentee.

(Note: Standard duration is 10 min. for presentation and 5 min. for Q&A. However, it can be altered depending on number of Mentees.)



## PRESENTATION REQUIREMENT

- 1. First Presentation (at 4<sup>th</sup> month from joining RVC)
- Set target and estimate achievement in advance
- Make plan both PJ and training schedule
- Analyze difficulties and solutions
- 2. Mid term Presentation (before 13th month from joining RVC)
- Report the result compare with original target
- Activities and achievement
- Next plan
- Difficulties and solutions if any
- Feedback for improvement if any
- 3. Final Presentation (before 25<sup>th</sup> month from joining RVC)
- Report MM target and result
- Activities and achievement
- Difficulties and solutions
- Feedback for improvement if any
- Next plan after MMS



### PRESENTATION PROCEDURE

In a mentor-mentee presentation meeting:

- Host: Assistant Manager and above
- Time for presenting: 15 minutes per person including presenting and QA.
- Mentor needs to give the comment (from 30 seconds to 1 minute) about target of Mentee.
- Assistant Manager and above give feedback to Mentor and Mentee

# 4. Training Cycle



 Overcoming this gap makes engineers more capable, skillful and productive.



# **Training Cycle**

# Higher job Assignment

to your mentee with more difficulties.

# Evaluate, Analyze and Recognize

your mentee's achievement and capability.

# Job Assignment

proper job to your mentee with appropriate difficulties.



# Encourage, Support and Coach

your mentee to achieve the task.

Only the high level job assignment makes engineers be skillful.





# Require and Gain

| Phase                                                                  | Requirement                                                                                                                                       | Need to do                                                                                                                                                                  | You can gain                                                                                                              |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| <planning phase=""> Job assignment</planning>                          | <ul> <li>With proper difficulties.</li> <li>"Proper" means that<br/>mentee can overcome<br/>within PJ schedule with your<br/>coaching.</li> </ul> | <ul> <li>To find facts (mentee's level, job level)</li> <li>To manage both PJ and training schedule.</li> <li>To set target and estimate achievement in advance.</li> </ul> | <ul> <li>Finding fact</li> <li>Schedule management</li> <li>Making accurate estimation</li> <li>Sharing target</li> </ul> |
| <pre><doing phase=""> Encourage, Support, Coach, Suggest</doing></pre> | <ul> <li>A piece of instructive advice.</li> <li>Don't give solutions.</li> <li>Give the chance of "aha!-moment"</li> </ul>                       | <ul> <li>Let mentee think about and find solutions by himself, at least let him propose options.</li> <li>To point out and reinforce his weakpoint.</li> </ul>              | <ul><li>Effective coaching</li><li>Visualizing problems</li></ul>                                                         |
| <pre><checking phase=""> Evaluate mentee's ability</checking></pre>    | <ul><li>Fair and accurate evaluation<br/>based on achievement.</li><li>Proper feed back</li></ul>                                                 | <ul> <li>To find facts and compare estimation<br/>(expectation) and result<br/>(improvement).</li> </ul>                                                                    | <ul><li>Evaluating</li><li>Giving feed back logically</li></ul>                                                           |
| <a href="#">Action Phase&gt;</a> Higher job assignment                 | <ul> <li>With proper difficulties.</li> <li>"Proper" means "more challenging" than before.</li> </ul>                                             | <ul> <li>To explain evaluation result and make next plan on common ground with mentee.</li> <li>To build consensus with mentee.</li> </ul>                                  | <ul><li>Making common ground</li><li>Building consensus</li><li>Accountability</li></ul>                                  |



#### DEFINITION OF TARGETED ENGINEER BY ENGINEERING DIVISION

| Experie<br>nce  | Over all Image of<br>Character                            | Technical<br>Ability                                  | Management<br>Ability                                       | Communication<br>Ability                                         | TOEIC |
|-----------------|-----------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-------|
| 1 Year<br>Later | Can do basic work under supervisor's instruction          | It should be defined by Department as following pages | Can keep<br>assigned<br>schedule                            | Can report his problem to supervisor                             | -     |
| 2 Year<br>Later | Can do feedback by looking at result of work              |                                                       | Can keep schedule and raise alarm if necessary              | Can report work status in his team                               | -     |
| 3 Year<br>Later | Can instruct younger engineers in his responsible segment |                                                       | Can estimate schedule, and can make action to keep schedule | Can report problem in group, and can negotiate with group member | 650   |





#### **Expected Level of engineers**



2-Year old engineers are expected to obtain skills below at level where he/she can complete task without help.

| Catalana               | Fronten                                                                                                                                                      | d Design                                                                                                              |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Category               | Functional Design                                                                                                                                            | Functional Verification                                                                                               |
| Execution of Design &  | to create RTL level functional description and module connection with HDL                                                                                    | to list verification items based on product specifications and chip specifications                                    |
| Verification           | to describe timing constraints for chip and/or module levels                                                                                                 | to create test patterns covering verification items using HDL and assertions                                          |
|                        | to check RTL description using RTL checker and modify if errors are found                                                                                    | to conduct verification by using logic simulator with test patterns, judge results and modify input data if necessary |
|                        | to conduct synthesis with associated tool and retry synthesis with alteration of synthesis options and/or modification of RTL/SDC to meet specified criteria | to conduct verification coverage collection                                                                           |
| Evaluation of Design & | to check assignment proceeds as scheduled                                                                                                                    | to check assignment proceeds as scheduled                                                                             |
| Verification result    | to check design met given specification and modify it if necessary                                                                                           | to judge verification items are covered by test cases and evaluate coverage result                                    |
|                        | to summarize design information and constraints and provide them to DFT and layout designer                                                                  | tto summarize verification results and report                                                                         |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO



### **Expected Level of engineers**



2-Year old engineers are expected to obtain skills below at level where he/she can complete task without help.

| Cotogomy                           | Back                                                                                                                                                   | end Design                                                                                                                                       |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Category                           | Layout Design & STA                                                                                                                                    | DFT                                                                                                                                              |
| Execution of Design & Verification | to create floor-plan considering signal timing, chip size, wiring density, power constraints and hard-macro constraints                                | to insert Mux SCAN chain, logic BIST, memory BIST, boundary and IDDQ test scan into netlist with associated tool                                 |
|                                    | to perform PPA (Performance/Power/Area) optimization as to specification.                                                                              | to check logic equivalence between before and after of DFT insertion with associated tool and provide feedback if necessary                      |
|                                    | to create chip layout based including power/ground network, CTS, Place & Route, considering timing, area, leakage, wiring congestion, as specification | to create test patterns for SCAN and functional tests with associated tool and provide feedback if failure detection rate does not meet criteria |
|                                    | to carry out signal routing improvement according to satisfy the timing and physical verification rules                                                | to create patterns for defective memory replacement and conduct verifying memory rescue patterns                                                 |
|                                    | To design Timing constraint for DFT circuit To perform accuracy check of timing constraint. To do timing closure                                       | To insert Test point to achieve Functional safety coverage. To design and apply test policy to achieve test time, chipsize, power consumption.   |
| Evaluation of                      | to check assignment progress as scheduled                                                                                                              | to check assignment proceeds as scheduled                                                                                                        |
| Design & Verification              | to verify if the chip-implementation follow to the guidelines and specifications                                                                       | to verify design and tests are met to test strategy of product                                                                                   |
| result                             | to summarize layout results and report                                                                                                                 | to summarize DFT results and report                                                                                                              |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO





### **Expected Level of engineers**



| Skill<br>Role                                                 | Verification/Failu<br>re analysis                     | Programming                                           | MCU<br>architecture                                                             | Operating<br>System                                         | Development<br>Process                                | QC in<br>software                                            | Project<br>Management                                     |
|---------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------|
| Software design engineer (Function/D etail spec) role level 2 | Can do<br>feedback by<br>looking at<br>result of work | Can do<br>feedback by<br>looking at<br>result of work | Can<br>understand<br>architecture of<br>objective MCU<br>of assigned<br>product | Can<br>understand<br>objective OS<br>of assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work | Can do<br>basic work<br>under<br>supervisor's<br>instruction | Can do basic<br>work under<br>supervisor's<br>instruction |
| Coding<br>engineer<br>(Software)<br>role level 2              | Can do<br>feedback by<br>looking at<br>result of work | Can do<br>feedback by<br>looking at<br>result of work | Can<br>understand<br>architecture of<br>objective MCU<br>of assigned<br>product | Can<br>understand<br>objective OS<br>of assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work | _                                                            |                                                           |
| Verification/ System testing engineer role level 2            | Can do<br>feedback by<br>looking at<br>result of work | _                                                     | Can understand architecture of objective MCU of assigned product                | Can<br>understand<br>objective OS<br>of assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work | _                                                            |                                                           |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO



## 5. EVALUATION METHOD

#### < Evaluation Format >

- Assistant manager evaluates and Manager examines the result.
- Evaluation point is described in the same way as appraisal (5 = Top <-> 1= Bottom: by absolute evaluation, not relative evaluation)

| Role   |   | Evaluation item                     | Criteria to evaluate                                                                                                                                                  |
|--------|---|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mentee | А | Technical skill                     | Acquired designated technical skill, knowledge required by the standard definition of mentee to perform the expected job level.                                       |
|        | В | Communication ability and team work | Acquired proper communication skill to report to supervisor for feed back and alarm for problem solving, and have team work attitude for cooperation with colleagues. |
|        | С | Motivation                          | Maintained high motivation with commitment to achieve mission and keen enthusiasm for challenging spirit for better result.                                           |
|        | D | Customer satisfaction               | Maintained attitude to mind customer satisfaction and improvement of quality of work and productivity                                                                 |
|        | E | Education and Training              | Attended designated training curriculum and performed qualification in result of training to obtain knowledge.                                                        |
| Mentor | A | Communication                       | Maintained enough frequent opportunity of contact and monitored situation of mentee's progress regularly and carefully.                                               |
|        | В | Coaching                            | Whether listened sincerely issues of mentee and provided proper suggestion timely to let him discover solution by himself.                                            |
|        | С | Technical development               | Whether provide enough and timely technical advice and monitor progress of mentee's technical improvement.                                                            |



# **EVALUATION FORM**

|     |      |    |    |            | N     | 1EN1 | ΓEE      |   |   |      |        |              |       |      |          |       |      |    |    | MEN   | TOR |       |       |                   |              |
|-----|------|----|----|------------|-------|------|----------|---|---|------|--------|--------------|-------|------|----------|-------|------|----|----|-------|-----|-------|-------|-------------------|--------------|
| No. | Code | FN | GN | Department | Group |      | (        |   |   | 1: B | ottom) |              | Email | ММ   | S schedu |       | Code | FN | GN | Group |     | (5: T | op -> | ation<br>1: Botto |              |
|     |      |    |    |            |       | Α    | В        | С | D | E    | Overa  | Comme<br>nts |       | Date | Time     | Venue |      |    |    |       | А   | В     | С     | Overall           | Commen<br>ts |
|     |      |    |    |            |       |      |          |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |
|     |      |    |    |            |       |      |          |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |
|     |      |    |    |            |       |      |          |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |
|     |      |    |    |            |       |      | $\vdash$ |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |
|     |      |    |    |            |       |      |          |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |
|     |      |    |    |            |       |      |          |   |   |      |        |              |       |      |          |       |      |    |    |       |     |       |       |                   |              |

RENESAS DESIGN VIETNAM



For Frontend Design 1 Department (FED1)

| Skill item              |                                                                  | Level |         |
|-------------------------|------------------------------------------------------------------|-------|---------|
| Functional design       |                                                                  | 2.7   | Average |
|                         | To create functional/logic specifications for chip design        | 2     |         |
|                         | To create module design specifications                           | 3     |         |
|                         | To create LSI functional description at behavior level           | 3     |         |
|                         | To create RTL description                                        | 3     |         |
|                         | To create top level netlist                                      | 3     |         |
|                         | To create timing budget                                          | 3     |         |
|                         | To determine strategies of evaluation and testing                | 2     |         |
| Functional verification |                                                                  | 2.8   | Average |
|                         | To determine verification strategy (verification policy)         | 2     |         |
|                         | To check specification                                           | 3     |         |
|                         | To create verification item list (checklist)                     | 3     |         |
|                         | To create test patterns for functional verification              | 3     |         |
|                         | To conduct functional verification of RTL                        | 3     |         |
|                         | To evaluate functional verification result                       | 3     |         |
| Logic design            |                                                                  | 2.7   | Average |
|                         | To conduct logic synthesis, optimize netlist and do formal verif | 3     |         |
|                         | To determine checker strategy                                    | 2     |         |
|                         | To analyze and fix checker error (HLDRC, DFTcheck)               | 3     |         |
|                         | To analyze and fix checker error (STAcheck)                      | 3     |         |
|                         | To create SDC (Synopsys Design Constraint)                       | 2     |         |
|                         | To analyze timing report and optimize timing                     | 3     |         |



For Frontend Design 2 Department (FED2)

| Skill item                    |                                                  | Level |
|-------------------------------|--------------------------------------------------|-------|
| Functional verification (Main | role)                                            | 2.5   |
|                               | Determine verification strategy                  | 2     |
|                               | Check specification                              | 2     |
|                               | Create verification item list (checklist)        | 2     |
|                               | Create test patterns for functional verification | 3     |
|                               | Conduct functional verification of RTL           | 3     |
|                               | Evaluate functional verification result          | 3     |
| Functional design (Sub-role)  |                                                  | 2     |
|                               | Create module design specifications              | 2     |
|                               | Create LSI RTL description                       | 2     |
|                               | Create top level netlist                         | 2     |
|                               | Create timing budget                             | 2     |

#### FOR BACKEND SECTION

| Skill      |               |                                 | 1 <sup>st</sup> year | 2 <sup>nd</sup> year | Note             |
|------------|---------------|---------------------------------|----------------------|----------------------|------------------|
|            |               | Synthesis, DCG                  | 1                    | 2                    | At least level 2 |
|            | Placement 2 3 |                                 |                      |                      |                  |
| ii.        | flow          | CTS PostCTS Routing & postRoute |                      | 3                    |                  |
| Main skill | P full        |                                 |                      | 3                    |                  |
| Ž          | nR II         | Routing & postRoute             | 2                    | 3                    |                  |
|            | -             | Static Timing Analysis          | 2                    | 3                    | At least level 2 |
|            |               | Physical Verification           | 2                    | 3                    | At least level 2 |
|            | Scripting     | (Csh, awk, tcl, Perl,)          | 2                    | 3                    |                  |
| ≡          | Documer       | ntation                         | 2                    | 3                    |                  |
| Soft skill | Commun        | ication                         | 2                    | 3                    |                  |
| Sc         | English TOEIC |                                 | 550+                 | 650+                 | Not mandatory    |
|            | Training r    | new members                     | 1                    | 2                    |                  |



# GUIDELINE OF TARGET SKILL LEVEL FOR MIDDLEEND (DFT)

#### ME standard skill target

Created by: TrucNguyen Revision: 2015 Jul/29

| Ision: 2015 | •             |                                                                                                                                                                                                 |        | Target for Me |        |          |                       |
|-------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|--------|----------|-----------------------|
| dard ski    | I map for DFT | engineer                                                                                                                                                                                        | 1-1    | /ear          | 2-     | year     |                       |
| No.         | Field         | Skill                                                                                                                                                                                           | MB Eng | SCAN Eng      | MB Eng | SCAN Eng | Note                  |
| 1           | BSD           | Can do BSD insertion                                                                                                                                                                            |        |               |        | 2        | C                     |
| 2           | R2D           | Can do BSD verification & make tester pattern                                                                                                                                                   |        |               |        | 2        | Can choose BSD or SDC |
| 3           |               | Can do MBIST insertion                                                                                                                                                                          | 2      |               | 3      |          |                       |
| 4           |               | Can do MBIST verification                                                                                                                                                                       | 2      |               | 3      |          |                       |
| 5           |               | Can make MBIST tester pattern                                                                                                                                                                   | 2      |               | 3      |          |                       |
| 6           | MBIST         | Can make special pattern (AC-merge, FBM,)                                                                                                                                                       | 2      |               | 3      |          |                       |
| 7           |               | Can ROMBIST insertion & verification (for flash memory)                                                                                                                                         | 2      |               | 3      |          |                       |
| 8           |               | Can do RAM grouping considering routing, timing, power, test-time.                                                                                                                              | 2      |               | 3      |          |                       |
| 9           |               | Do & optimize fusebit assignment to get best RAM-repair efficiency                                                                                                                              | 2      |               | 3      |          |                       |
| 10          |               | Can do SCAN/LBIST insertion                                                                                                                                                                     |        | 2             |        | 3        |                       |
| 11          |               | Can do DFT/SCAN grouping considering routing, timing, power, test-time.                                                                                                                         |        | 2             |        | 3        |                       |
| 12          |               | Can do SCAN/LBIST verification & make tester pattern                                                                                                                                            |        | 2             |        | 3        |                       |
| 13          | SCAN          | Can analyze coverage result & give solution to improve it                                                                                                                                       |        | 2             |        | 3        |                       |
| 10          | JOAN          | (such as: TPI analysis & decide TPI insertion configuration)                                                                                                                                    |        |               |        |          |                       |
| 14          | 1             | Can generate IDDQ pattern (bridge fault, stuck at fault) & obtain coverage                                                                                                                      |        | 2             |        | 3        |                       |
| 15          |               | Can obtain toggle rate of Burn-in pattern.                                                                                                                                                      |        | 2             |        | 3        |                       |
| 16          |               | Can generate path-delay pattern (to check critical path)                                                                                                                                        |        | 2             |        | 3        |                       |
| 17          |               | Make DFT mode SDC                                                                                                                                                                               |        |               | 2      |          |                       |
| 18          | SDC           | Can make judgement for timing path in DFT mode                                                                                                                                                  |        |               | 2      |          | Can choose BSD or SDC |
| 19          |               | Can do accuracy check (GCA, warning, Error judgement)                                                                                                                                           |        |               | 2      |          |                       |
| 20          |               | Can make DFT strategy (method, flow, circuit structure, circuit configuration,) considering test time, test cost, area overhead, and routing/timing effect based on design feature & direction. |        |               | 2      | 2        |                       |
| 21          | 1             | Can make DFT clean netlist (if necessary)                                                                                                                                                       | 2      | 2             | 2      | 2        |                       |
| 22          | General       | Can do Test-cost estimation & test-cost calculation.                                                                                                                                            |        |               |        | 2        |                       |
| 23          | 1             | Can do Formal verification (build env. check result, failure debug)                                                                                                                             | 2      | 2             | 2      | 2        |                       |
| 24          | 1             | Can do Synthesis considering power, area, timing.                                                                                                                                               | 2      | 2             | 2      | 2        |                       |
| 25          | 1             | Can do SDF simulation                                                                                                                                                                           |        |               | 2      | 2        |                       |
|             |               | Can keep assigned schedule, and rise alarm if necessary                                                                                                                                         | 2      | 2             | 3      | 3        |                       |
| 26          | 1             | Can make project plan (scope, target, schedule, input-output, resource)                                                                                                                         |        |               |        |          |                       |
| 27          |               | Can define input/output criteria for each design phase                                                                                                                                          | 2      | 2             | 2      | 2        |                       |
| 28          | ]             | Can do risk assessment(identify the risk & make countermeasure, ex. method: DRBFM,)                                                                                                             |        | 2             | 2      | 2        |                       |
| 29          | Prj/Task      | Can monitor & control project work                                                                                                                                                              | 2      | 2             | 2      | 2        |                       |
| 30          | Management    | Can follow design procedure (make/apply checklist, do review, get approve before releasing) to guarantee output quality                                                                         | 2      | 2             | 3      | 3        |                       |
| 31          |               | Can make detail project schedule, including discuss schedule with related groups                                                                                                                |        |               |        |          |                       |
| 32          | 1             | Can do project Lesson Learn & PDCA                                                                                                                                                              | 2      | 2             | 2      | 2        |                       |
| 33          |               | Can check wire congestion (using Amateras)                                                                                                                                                      | 2      | 2             | 3      | 3        |                       |
| 34          |               | Can make plan to proceed the task (what to do, target, milestone, how to do)                                                                                                                    | 2      | 2             | 2      | 2        |                       |
| 35          | Others        | Can make the report (prj report, weekly report,)                                                                                                                                                | 2      | 2             | 3      | 3        |                       |
| 36          | 1             | Can make the document                                                                                                                                                                           | 2      | 2             | 3      | 3        |                       |
| 37          |               | Can do QC issue analysis (include PDCA)                                                                                                                                                         | 2      | 2             | 2      | 2        |                       |
| 38          |               | Can use scripting lanquage (TCL, SCH, PERL, AWK, SED,)                                                                                                                                          | 2      | 2             | 3      | 3        | 1                     |



FOR MIDDLEEND (STA)

#### ME standard skill target

Created by: TrucNguyen Revision: 2015 Jul/15

| Standar | d skill ma | ip for STA engineer                                                                                                     | Target for Mentor-Mentee |        |                                |  |  |
|---------|------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|--------|--------------------------------|--|--|
| No.     | Field      | Skill                                                                                                                   | 1-year                   | 2-year | Note                           |  |  |
| 1       |            | Build & control STA env                                                                                                 | 2                        | 2      |                                |  |  |
| 2       |            | Do timing analysis (identify problem, make countermeasure)                                                              | 2                        | 2      |                                |  |  |
| 3       |            | Make DFT mode SDC (from spec)                                                                                           |                          |        | On a of LICED an DET CDC :- OK |  |  |
| 4       |            | Make User mode SDC (from spec + individual constraints)                                                                 |                          | 2      | One of USER or DFT SDC is OK.  |  |  |
| 5       |            | Do timing closure (setup & hold)                                                                                        | 2                        | 3      |                                |  |  |
| 6       |            | Conduct Kobetsu/AC timing check & closure                                                                               | 2                        | 2      |                                |  |  |
| 7       |            | Contact SDC accuracy check (GCA, warning, Error)                                                                        | 2                        | 3      |                                |  |  |
| 8       |            | Can keep assigned schedule, and rise alarm if necessary                                                                 | 2                        | 3      |                                |  |  |
|         |            | Can make project plan (scope, target, schedule, input-output, resource)                                                 |                          |        |                                |  |  |
| 9       | - ·        | Can define input/output criteria for each design phase                                                                  | 2                        | 2      |                                |  |  |
| 10      |            | Can do risk assessment(identify the risk & make countermeasure, ex. method: DRBFM,)                                     |                          | 2      |                                |  |  |
| 11      |            | Can monitor & control project work                                                                                      | 2                        | 2      |                                |  |  |
| 12      |            | Can follow design procedure (make/apply checklist, do review, get approve before releasing) to guarantee output quality | 2                        | 3      |                                |  |  |
| 13      |            | Can make detail project schedule, including discuss schedule with related groups                                        |                          |        |                                |  |  |
| 14      |            | Can do project Lesson Learn & PDCA                                                                                      | 2                        | 2      |                                |  |  |
| 15      | Others     | Can make plan to proceed the task (what to do, target, milestone, how to do)                                            | 2                        | 3      |                                |  |  |
| 16      |            | Can make the report (prj report, weekly report,)                                                                        | 2                        | 2      |                                |  |  |
| 17      |            | Can make the document                                                                                                   | 2                        | 3      |                                |  |  |
| 18      |            | Can do QC issue analysis (include PDCA)                                                                                 | 2                        | 3      |                                |  |  |
| 19      |            | Can use scripting lanquage (TCL, SCH, PERL, AWK, SED,)                                                                  | 2                        | 2      |                                |  |  |





#### FOR MCU SOFTWARE SOLUTION

| Role ID | Role<br>name | Skill<br>group ID | Skill group                            | Skill ID   | Skill name                                                                      | Skill detail explanation                                                                                                                                                                | Keyword | Input                                                                       | Output                                                 | Tool         |
|---------|--------------|-------------------|----------------------------------------|------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------|--------------------------------------------------------|--------------|
| R140    | Engineer     | for softwar       | e design (function                     | nal and de | tailed design)                                                                  |                                                                                                                                                                                         |         |                                                                             |                                                        |              |
| R140    |              | G505              | Software<br>architecture<br>design     | S01944     | Design software architecture                                                    | Decide the structure of software according to given software requirement definitions.                                                                                                   |         | Software basic specification                                                | Functional specification                               |              |
| R140    |              | G506              | Software<br>detailed design            | S01945     | Make a detailed software design                                                 | Conduct a detailed software design according to given software structure definitions.                                                                                                   |         | Functional specification                                                    | Detailed specification                                 |              |
| R141    | Coding er    | ngineer (so       | ftware)                                |            |                                                                                 |                                                                                                                                                                                         |         |                                                                             |                                                        |              |
| R141    |              | G507              | Software coding                        | S01946     | Perform software coding                                                         | Have sufficient knowledge of programming languages and create a program based on the detailed design document.      Conduct a code review of created code.                              |         | Detailed specifications, coding rules, etc.                                 | Source code                                            | Coding guide |
| R141    |              | G508              | Development<br>environment             | S01947     | Have knowledge of the development environment and create code                   | Have knowledge of the development environment (compiler, debugger) and target environment (OS, middleware, applications, etc.) and create source code with these environments in mind.  |         | Development<br>environment, tool<br>specifications                          | Source code                                            |              |
| R141    |              | G509              | Readability                            | S01948     | Make an easy-to-read code                                                       | Have knowledge of the techniques for improving the source code readability and perform coding                                                                                           |         | Coding guide                                                                | Source code                                            | Coding guide |
| R141    |              | G510              | Software<br>development<br>methodology | S01949     | Make structured analysis/design and object-oriented design                      | Make structured analysis/design (programming) and object-oriented design (programming) as an application of the software development methodology.                                       |         | Programming technology books                                                | Source code                                            |              |
| R142    | Engineer     | for test/sys      | tem validation (s                      | oftware)   |                                                                                 |                                                                                                                                                                                         |         |                                                                             |                                                        |              |
| R142    |              | G511              | Test item extraction                   | S01950     | Extract test items                                                              | Extract test items from various specifications and design specifications.     Round up and integrate the extracted test items into test specifications.                                 |         | Basic specification,<br>functional specification,<br>detailed specification | Test specification                                     |              |
| R142    |              | G512              | Testing                                | S01951     | Conduct tests and round up the results                                          | Conduct tests according to the test specifications.     Round up the results of the tests and make a report.                                                                            |         | Test specification                                                          | Bug report, Fault report, test result summary table    |              |
| R142    |              | G513              | Failure analysis                       | S01952     | Failure analysis                                                                | Locate the cause of any trouble and make analysis of its influences and other side effects.     Take countermeasures against similar problems.                                          |         | Bug report, test result summary table                                       | Failure-analysis report                                |              |
| R142    |              | G514              | Test<br>environment<br>construction    | S01953     | Have knowledge of the development environment and conduct tests and evaluations | Have knowledge of the development environment (compiler, debugger) and target environment (OS, middleware, applications, etc.) and conduct tests and evaluations.                       |         | Development<br>environment, tool<br>specification                           | Bug report, Fault report,<br>test result summary table |              |
| R142    |              | G515              | Validity<br>verification               | S01954     | Validity verification                                                           | Create system verification specifications from the use cases as viewed from the user application side and from the view point of uses such as high load environment, and conduct tests. |         | Requests by customers, basic specification                                  | Bug report, Fault report,<br>test result summary table |              |





#### FOR SOC SOFTWARE SOLUTION

Details of technical requirements

| Main role                                                                                                                                                                                                                                    | Expected role level                                                                                                                                                                                                    | Skills                                                                                                                                                                                                                 | Expected skill level |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Engineer for SW design                                                                                                                                                                                                                       | 2                                                                                                                                                                                                                      | Software architecture design                                                                                                                                                                                           | 2                    |
| Engineer for SW design                                                                                                                                                                                                                       | 2                                                                                                                                                                                                                      | Software detailed design                                                                                                                                                                                               | 2                    |
|                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        | Software coding                                                                                                                                                                                                        | 2                    |
| Coding ongineer                                                                                                                                                                                                                              | er for SW design  2  Software architecture design Software detailed design Software coding Development environment Readability Software development methodology Test item extraction Testing                           | 2                                                                                                                                                                                                                      |                      |
| Engineer for SW design  Coding engineer  Coding engineer  2  Softwar  Softwar  Develor  Readal  Softwar  Test ite  Testing  Engineer for test/system verification  2  Softwar  Develor  Readal  Softwar  Test ite  Testing  Failure  Test er |                                                                                                                                                                                                                        | Readability                                                                                                                                                                                                            | 2                    |
|                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        | Software architecture design Software detailed design Software coding Development environment Readability Software development methodology Test item extraction Testing Failure analysis Test environment construction | 2                    |
|                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        | Test item extraction                                                                                                                                                                                                   | 2                    |
|                                                                                                                                                                                                                                              | Software architecture design Software detailed design Software coding Development environment Readability Software development methodology Test item extraction Testing Failure analysis Test environment construction | 3                                                                                                                                                                                                                      |                      |
| Engineer for test/system verification                                                                                                                                                                                                        |                                                                                                                                                                                                                        | Failure analysis                                                                                                                                                                                                       | 2                    |
|                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        | Test environment construction                                                                                                                                                                                          | 3                    |
|                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        | Validity verification                                                                                                                                                                                                  | N/A                  |

